NXP,NXP公司,NXP代理商
NXP(恩智浦)|NXP产品型号搜索
专营NXP元器件,强大的现货交付能力,解决您的采购难题
全流程提供NXP恩智浦现货供应链服务
当前位置:NXP代理商 > > NXP芯片 >> PTN3363BS
PTN3363BS技术文档下载:
PTN3363BS技术文档产品手册下载
承诺原装正品
专营NXP,真正优化您的供应链
PTN3363BS产品应用图解:
PTN3363BS产品封装图一
NXP产品 - PTN3363BS介绍
PTN3363BS - Low power HDMI/DVI level shifter with active DDC buffer, supporting 3.4 Gbit/s operation

PTN3363BS是NXP公司的一款高速多路复用器产品,PTN3363BS是Low power HDMI/DVI level shifter with active DDC buffer, supporting 3.4 Gbit/s operation,本站介绍了PTN3363BS的封装应用图解、特点和优点、功能等,并给出了与PTN3363BS相关的NXP元器件型号供参考。

PTN3363BS - Low power HDMI/DVI level shifter with active DDC buffer, supporting 3.4 Gbit/s operation - 高速多路复用器 - DisplayPort - 恩智浦, LLC

产品描述

PTN3363 is a low power, high-speed level shifter device which converts four lanes oflow-swing AC-coupled differential input signals to DVI v1.0 and HDMI v1.4b compliantopen-drain current-steering differential output signals, up to 3.4 Gbit/s per lane to support36-bit deep color mode, 4K x 2K video format or 3D video data transport. Each of theselanes provides a level-shifting differential active buffer, with built-in Equalization, totranslate from low-swing AC-coupled differential signaling on the source side, toTMDS-type DC-coupled differential current-mode signaling terminated into 50 ? to 3.3 Von the sink side. Additionally, the PTN3363 provides a single-ended active buffer forvoltage translation of the HPD signal from 5 V on the sink side to 3.3 V on the source sideand provides a channel with active buffering and level shifting of the DDC channel(consisting of a clock and a data line) between 3.3 V source-side and 5 V sink-side. TheDDC channel is implemented using active I2C-bus buffer technology providing redrivingand level shifting as well as disablement (isolation between source and sink) of the clockand data lines.

The low-swing AC-coupled differential input signals to the PTN3363 typically come from adisplay source with multi-mode I/O, which supports multiple display standards, forexample, DisplayPort, HDMI and DVI. While the input differential signals are configured tocarry DVI or HDMI coded data, they do not comply with the electrical requirements of theDVI v1.0 or HDMI v1.4b specification. By using PTN3363, chip set vendors are able toimplement such reconfigurable I/Os on multi-mode display source devices, allowing thesupport of multiple display standards while keeping the number of chip set I/O pins low.

The PTN3363 main high-speed differential lanes feature low-swing self-biasing differentialinputs which are compliant to the electrical specifications of DisplayPort Standard v1.2aand/or PCI Express Standard v1.1, and open-drain current-steering differential outputscompliant to DVI v1.0 and HDMI v1.4b electrical specifications. The I2C-bus channelactively buffers as well as level-translates the DDC signals. The PTN3363 supportsstandby mode in order to minimize current consumption when Hot Plug Detect signalHPD_SINK is LOW.

PTN3363 is powered from a single 3.3 V power supply consuming a small amount ofpower (72 mW typical) and is offered in a 32-terminal HVQFN32 package.

产品特性和优势

High-speed TMDS level shifting

  • Converts four lanes of low-swing AC-coupled differential input signals to DVI v1.0 and HDMI v1.4b compliant open-drain current-steering differential output signals
  • TMDS level shifting operation up to 3.4 Gbit/s per lane (340 MHz TMDS clock) supporting 4K?×?2K 3?Gbit/s and 3D video formats
  • Programmable receive equalization
  • Integrated 50?Ω termination resistors for self-biasing differential inputs
  • Programmable high-impedance termination resistors for HDMI re-driver usage with external 50?Ω termination resistors
  • Back-current safe outputs to disallow current when device power is off and monitor is on
  • Disable feature to turn off TMDS inputs and outputs and to enter low?power condition
  • Selectable differential output termination on TMDS channels

DDC level shifting

  • Integrated DDC buffering and level shifting (3.3?V source to 5?V sink side and vice versa)
  • Rise time accelerator on connector side DDC ports
  • Up to 400?kHz I2C-bus clock frequency
  • Back-power safe sink-side terminals to disallow backdrive current when power is off or when DDC is not enabled

HPD level shifting

  • HPD non-inverting level shift from 0?V on the sink side to 0?V on the source side, or from 5?V on the sink side to 3.3?V on the source side
  • Integrated 200?kΩ pull-down resistor on HPD sink input guarantees ‘input LOW’ when no display is plugged in
  • Back-power safe design on HPD_SINK to disallow backdrive current when power is off

HDMI dongle detection support

  • Incorporates I2C-bus slave ROM
  • Responds to DDC read to address 81h
  • Feature enabled by pins DDET and DDC_EN (must be enabled for correct operation in accordance with DisplayPort interoperability guideline)

General

  • Power supply 2.8 V to 3.6 V
  • ESD resilience to 8 kV HBM, 1 kV CDM
  • Power-saving modes
  • Back-current-safe design on all sink-side main link, DDC and HPD terminals
  • Transparent operation: no retiming or software configuration required
  • 32-terminal HVQFN32 package
产品应用
  • PC motherboard/graphics card
  • Docking station
  • DisplayPort to HDMI adapters supporting 4K x 2K and 3D video formats
  • DisplayPort to DVI adapters required to drive long cables
下面可能是您感兴趣的NXP公司高速多路复用器元器件
  • TL431AIDBZR - 可调精度并联稳压器
  • PESD5V0F5UV - 毫微微法拉级(Femtofarad)单向五路ESD保护阵列
  • 74LVC2G125DP - 双路总线缓冲器/线路驱动器;3态
  • 74LVCH32373AEC - 32位D型透明锁存器,具有5 V容压输入/输出;3态
  • 74HCT02PW - 四路2输入或非门
  • HTMS8001FTB - HITAG μ (ISO14223)和(ISO11784/85)应答器IC
  • BC857AMB - 45 V,100 mA PNP通用晶体管
  • BSP62 - PNP达林顿晶体管
  • BZB84-C3V9 - 双倍齐纳二极管
  • SAF3560HV - 地面数字无线电处理器
  • 节约时间成本,提高采购效率,NXP官网授权代理
    NXP|NXP公司|NXP芯片|NXP恩智浦半导体授权中国代理商
    NXP公司产品现货专家,订购NXP公司产品不限最低起订量,NXP芯片大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球NXP代理商现货货源 - NXP公司(恩智浦)电子元件在线订购